# LCD Hardware Prof. Ken Short 2/10/2016 © Copyright Kenneth Short 2006 1

# □ Display choice is application dependent □ There are a wide range of displays available 2/10/2016 © Copyright Kenneth Short 2006 2

# Agenda Displays LCD Display Organization LCD Display Modules LCD Display Controllers

# Common Display Types for Small Embedded Systems Discrete LEDs Seven segment LEDs LCD character displays Vacuum fluorescent character displays LCD graphics displays

# LCD Character Display Module

- ☐ Consists of LCD panel and CMOS controller and driver mounted on a small pc board
- ☐ Some common organizations of the display rows x characters per row
  - 1 X 8
  - 1 x 16
  - **2** X 16
  - **3** x 16
  - 4 x 16
  - 1 x 20
  - 2 x 20
  - 4 x 20
  - 1 x 32
  - 2 x 32

2/10/2016

© Copyright Kenneth Short 2006

5

## 2-Line 16 Character LCD Display Parallel Interface



2/10/2016

© Copyright Kenneth Short 2006

U











### **Character Patterns**

- ☐ The dot patterns to form all the different characters that can be displayed are stored in a ROM (Character Generator ROM CGROM) in the controller
- ☐ A character code is used as a starting address for a sequence of 8 words in the ROM that store the dot pattern for the corresponding character
- ☐ Different sets of characters are available in different controllers that use different CGROMs

2/10/2016

© Copyright Kenneth Short 2006





# Controller and Driver IC(s)

- ☐ The first IC controller/driver for dot matrix character LCDs was the 44780
- ☐ Second sources for the 44780 and later versions all used essentially the same controller architecture
- ☐ As a result, most 1, 2, and 4 line dot matrix character LCD modules have the same bus interface and can be operated by the same driver software
- ☐ Later controller/driver ICs support serial as well as parallel interfaces

2/10/2016

© Copyright Kenneth Short 2006

15

# Hitachi HD44780U Parallel Interface Controller and Driver OCCUPATION OF THE PROJECT OF THE PRO





### **Bus Interface**

- ☐ The controllers' parallel bus interface is designed to allow the display controller to be connected to a microcontroller with either a 4-bit or 8-bit data bus
- ☐ The parallel bus control signals are "Motorola style"
- ☐ The serial bus interface is Serial Peripheral Interface (SPI) compatible

2/10/2016

© Copyright Kenneth Short 2006



| Signal     | No. of<br>Lines | 1/0 | Device<br>Interfaced with | Function                                                                                                                                                                  |
|------------|-----------------|-----|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RS         | 1               | Ī   | MPU                       | Selects registers. 0: Instruction register (for write) Busy flag: address counter (for read) 1: Data register (for write and read)                                        |
| R/W        | 1               | 1   | MPU                       | Selects read or write. 0: Write 1: Read                                                                                                                                   |
| E          | 1               | 1   | MPU                       | Starts data read/write.                                                                                                                                                   |
| DB4 to DB7 | 4               | I/O | MPU                       | Four high order bidirectional tristate data bus pins. Used for data transfer and receive between the MPU and the HD44780U. DB7 can be used as a busy flag.                |
| DB0 to DB3 | 4               | I/O | MPU                       | Four low order bidirectional tristate data bus pins. Used for data transfer and receive between the MPU and the HD44780U. These pins are not used during 4-bit operation. |



## **Instruction Register**

- ☐ The controller has two 8-bit registers, the instruction register (IR) and the data register (DR)
- ☐ The register select (RS) input selects the IR when RS = 0 and the DR when RS = 1
- ☐ The IR stores instruction codes, such as display clear and cursor shift, and address information for the display data RAM (DDRAM) and character generator RAM (CGRAM)
- ☐ The IR can only be written from the MPU.

2/10/2016

© Copyright Kenneth Short 2006

23

### Instructions - ST7036 Execution Times

> instruction table at "Normal mode"

| Instruction                | Ĺ  |     |     |     |     |     | Coc |     |     |     | Description                                                                                                                               |            | nstructio<br>cution T |                |
|----------------------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|----------------|
| mstruction                 | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | ·                                                                                                                                         |            | OSC=<br>540kHz        | OSC=<br>700kHz |
| Clear<br>Display           | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | Write "20H" to DDRAM. and set<br>DDRAM address to "00H" from AC                                                                           | 1.08<br>ms | 0.76<br>ms            | 0.59<br>ms     |
| Return<br>Home             | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | ×   | Set DDRAM address to "00H" from<br>AC and return cursor to its original<br>position if shifted. The contents of<br>DDRAM are not changed. | 1.08<br>ms | 0.76<br>ms            | 0.59<br>ms     |
| Entry Mode<br>Set          | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 1   | I/D |     | Sets cursor move direction and<br>specifies display shift. These<br>operations are performed during<br>data write and read.               | 26.3 µs    | 18.5 µs               | 14.3 µs        |
| Display<br>ON/OFF          | 0  | 0   | 0   | 0   | 0   | 0   | 1   | D   | С   | В   | D=1:entire display on<br>C=1:cursor on<br>B=1:cursor position on                                                                          | 26.3 µs    | 18.5 µs               | 14.3 µs        |
| Cursor or<br>Display Shift | 0  | 0   | 0   | 0   | 0   | 1   | S/C | R/L | х   |     | S/C and R/L:<br>Set cursor moving and display shift<br>control bit, and the direction, without<br>changing DDRAM data.                    | 26.3 µs    | 18.5 µs               | 14.3 µs        |

2/10/2016

© Copyright Kenneth Short 2006

### Instructions (cont.) - ST7036 Execution Times

|                                  | _ | _ |    |     |     |     |     |     |     |     |                                                                                                                                 |         |         |         |
|----------------------------------|---|---|----|-----|-----|-----|-----|-----|-----|-----|---------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|
| Function Set                     | 0 | 0 | 0  | 0   | 1   | DL  | N   | х   | х   | I × | DL: interface data is 8/4 bits<br>N: number of line is 2/1                                                                      | 26.3 µs | 18.5 µs | 14.3 µs |
| Set CGRAM                        | 0 | 0 | 0  | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Set CGRAM address in address counter                                                                                            | 26.3 µs | 18.5 µs | 14.3 µs |
| Set DDRAM<br>Address             | 0 | 0 | 1  | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | ACO | Set DDRAM address in address counter                                                                                            | 26.3 µs | 18.5 µs | 14.3 µs |
| Read Busy<br>Flag and<br>Address | 0 | 1 | BF | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 | Whether during internal operation or<br>not can be known by reading BF.<br>The contents of address counter<br>can also be read. | 0       | 0       | 0       |
| Write Data<br>to RAM             | 1 | 0 | D7 | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Write data into internal RAM<br>(DDRAM/CGRAM)                                                                                   | 26.3 µs | 18.5 µs | 14.3 µs |
| Read Data<br>from RAM            | 1 | 1 | D7 | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Read data from internal RAM<br>(DDRAM/CGRAM)                                                                                    | 26.3 µs | 18.5 µs | 14.3 µs |

2/10/2016

© Copyright Kenneth Short 2006

25

# Data Register

- ☐ The DR temporarily stores data to be written into DDRAM or CGRAM and temporarily stores data to be read from DDRAM or CGRAM
- □ Data written into the DR from the MCU is automatically written into DDRAM or CGRAM by an internal operation
- ☐ The DR is also used for data storage when reading data from DDRAM or CGRAM. When an address is written into the IR, data is read from the address and then stored into the DR from DDRAM or CGRAM by an internal operation
- □ Data transfer to the MCU is then completed when the MCU reads the DR. After the read, data in DDRAM or CGRAM at the next address is sent to the DR for the next read cycle.

2/10/2016

© Copyright Kenneth Short 2006

## Busy Flag (BF)

- ☐ When the busy flag is 1, the controller is performing an internal operation, the next instruction will not be accepted
- □ When RS = 0 and R/W = 1, the busy flag is output to DB7
- ☐ The next instruction must not be written until after ensuring that the busy flag is 0.
- ☐ When using 4-bit mode, the busy flag must be checked only after both nibbles are transferred.

2/10/2016

© Copyright Kenneth Short 2006

27

### **Address Counter**

- ☐ The address counter (AC) provides addresses to both DDRAM and CGRAM
- ☐ When an instruction containing an address is written into the IR, the address information is sent from the IR to the AC. Selection of either DDRAM or CGRAM is also determined concurrently by the instruction.
- ☐ The AC can be written using either the Set DDRAM Address instruction or the set CGRAM Address instruction
- ☐ The AC can be read, returning the Read Busy Flag and Address instruction

2/10/2016

© Copyright Kenneth Short 2006

## Address Counter (cont.)

- ☐ After writing into or reading from DDRAM or CGRAM, the AC is automatically incremented by 1 or decremented by 1 (determined by the I/D bit in the Entry Mode Set instruction
- ☐ The AC contents are output to DB0 to DB6 when RS = 0 and R/W = 1

2/10/2016

© Copyright Kenneth Short 2006

29

# Character Generator (CG) ROM

- ☐ The character generator ROM (4096 x 5) generates 5 x 8 dot or 5 x 10 dot character patterns from 8-bit character codes
- ☐ It can generate 160 5 x 8 dot character patterns and 32 5 x 10 dot character patterns (Optrex)
- ☐ User defined character patterns are also available by mask-programmed ROM.

2/10/2016

© Copyright Kenneth Short 2006

# Correspondence Between CG ROM Address and Character Pattern

|      |     |       |    | EPF | RON | /I Ad | ldre | ss |    |     |    |    |    | Data | a |           |   |   |     |       |       |
|------|-----|-------|----|-----|-----|-------|------|----|----|-----|----|----|----|------|---|-----------|---|---|-----|-------|-------|
| \11A | .10 | ) A 9 | Α8 | Α7  | Α6  | Α5    | Α4   | А3 | A2 | A 1 | Α0 | 04 | О3 | 02   |   | LSB<br>O0 |   |   |     |       |       |
|      |     |       |    |     |     |       |      | 0  | 0  | 0   | 0  | 1  | 0  | 0    | 0 | 0         |   |   |     |       |       |
|      |     |       |    |     |     |       |      | 0  | 0  | 0   | 1  | 1  | 0  | 0    | 0 | 0         |   |   |     |       |       |
|      |     |       |    |     |     |       |      | 0  | 0  | 1   | 0  | 1  | 0  | 1    | 1 | 0         |   |   |     |       |       |
|      |     |       |    |     |     |       |      | 0  | 0  | 1   | 1  | 1  | 1  | 0    | 0 | 1         |   |   |     |       |       |
|      |     |       |    |     |     |       |      | 0  | 1  | 0   | 0  | 1  | 0  | 0    | 0 | 1         |   |   |     |       |       |
|      |     |       |    |     |     |       |      | 0  | 1  | 0   | 1  | 1  | 0  | 0    | 0 | 1         |   |   |     |       |       |
|      |     |       |    |     |     |       |      | 0  | 1  | 1   | 0  | 1  | 1  | 1    | 1 | 0         |   |   |     |       |       |
| 0    | 1   | 1     | 0  | 0   | 0   | 1     | 0    | 0  | 1  | 1   | 1  | 0  | 0  | 0    | 0 | 0         | • | — | Cur | sor p | ositi |
| 0    | 1   | 1     | 0  | 0   | 0   | 1     | 0    | 0  | 1  | _1  | _1 | 0  | 0  | 0    | 0 | 0         | • |   | Cur | sor p | osi   |

# Character Generator (CG) RAM

- ☐ The CGRAM is a 64 x 8 RAM in which the user can program custom patterns
- ☐ In the character generator RAM, the user can write user defined character patterns. For 5 x 8 dots, eight character patterns can be written, and for 5 x 10 dots, four character patterns can be written
- ☐ The Set CGRAM Address instruction is used to load the AC with the address of the CGRAM location to be written or read
- □ To display previously programmed CGRAM characters the character codes \$00 to \$07 are used
- ☐ Areas in the CG RAM that are not used for display can be used as general data RAM.

2/10/2016

© Copyright Kenneth Short 2006



# Data Display RAM

- ☐ Display data RAM (DDRAM) stores display data represented in 8-bit character codes
- ☐ Its capacity is 80 x 8 bits, or 80 characters
- ☐ The area in DDRAM that is not used for display can be used as general data RAM. For example in a 2 x 16 display, 48 locations in DDRAM are not used for displaying characters
- ☐ The DDRAM address (ADD) is set in the address counter (AC) as hexadecimal.

2/10/2016

© Copyright Kenneth Short 2006





- □ When the number of display characters is less than 2 x 40, the two lines are displayed from the head of the DDRAM
- □ Note that the first line end address and the second line start address are not consecutive

2/10/2016

© Copyright Kenneth Short 2006

35

# Correspondence Between DDRAM and Character Position on 2 x 16 Display



2/10/2016

© Copyright Kenneth Short 2006





## Instruction Set

- Clear Display
- □ Return Home
- Entry Mode Set
- □ Display ON/OFF Control
- ☐ Cursor or Display Shift
- □ Function Set
- Set CGRAM Address
- Set DDRAM Address
- □ Read Busy Flag & Address
- Write Data to CG or DD RAM
- □ Read Data from CG or DD RAM

2/10/2016

© Copyright Kenneth Short 2006

39

# Summary of Instruction Set

| Instruction                       |                       |                                                       |                             |                 | Co              | de    |                 |                 |                 |                                                                           | Description                                                                                                                                                             | Execution time<br>(max.)<br>when fcp or fosc i                                            |
|-----------------------------------|-----------------------|-------------------------------------------------------|-----------------------------|-----------------|-----------------|-------|-----------------|-----------------|-----------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
|                                   | RS                    | R/W                                                   | DB,                         | DB <sub>c</sub> | DB <sub>5</sub> | DB,   | DB <sub>3</sub> | DB <sub>2</sub> | DB <sub>1</sub> | DBo                                                                       |                                                                                                                                                                         | 250 kHz                                                                                   |
| Clear Display                     | 0                     | 0                                                     | 0                           | 0               | 0               | 0     | 0               | 0               | 0               | 1                                                                         | Clears entire display and sets DD RAM address 0 in<br>address counter.                                                                                                  | 15.2ms                                                                                    |
| Return Home                       | 0                     | 0                                                     | 0                           | 0               | 0               | 0     | 0               | 0               | 1               | x                                                                         | Sets DD RAM address 0 in address counter. Also<br>returns shifted display to original position. DD RAM<br>contents remain unchanged.                                    | 15.2ms                                                                                    |
| Entry Mode<br>Set                 | 0                     | 0                                                     | 0                           | 0               | 0               | 0     | 0               | 1               | I/D             | s                                                                         | Sets cursor move direction and specifies shift or<br>display. These operations are performed during data<br>write and read.                                             | 40µs                                                                                      |
| Display<br>ON/OFF<br>Control      | 0                     | 0                                                     | 0                           | 0               | 0               | 0     | 1               | D               | С               | В                                                                         | Sets ON/OFF of entire display (D), cursor ON/OFF (C), and blink of cursor position character (B).                                                                       | 40µs                                                                                      |
| Cursor or<br>Display Shift        | 0                     | 0                                                     | 0                           | 0               | 0               | 1     | sc              | R/L             | ×               | ×                                                                         | Moves cursor and shifts display without changing DD<br>RAM contents.                                                                                                    | 40µs                                                                                      |
| Function Set                      | 0                     | 0                                                     | 0                           | 0               | 1               | DL    | N               | F               | ×               | ×                                                                         | Sets interface data length (DL), number of display<br>lines (N) and character fout (F).                                                                                 | 40µs                                                                                      |
| Set<br>CG RAM<br>Address          | 0                     | 0                                                     | 0                           | 1               |                 |       | A               | CG              |                 | Sets CG RAM address. CG RAM data is sent and received after this setting. |                                                                                                                                                                         | 40µs                                                                                      |
| Set<br>DD RAM<br>Address          | 0                     | 0                                                     | 1                           |                 |                 |       | ADD             |                 |                 |                                                                           | Sets DD RAM address. DD RAM data is sent and received after this setting.                                                                                               | 40µs                                                                                      |
| Read Busy Flag<br>& Address       | 0                     | 1                                                     | BF                          |                 |                 |       | AC              |                 |                 |                                                                           | Reads busy flag (BF) indicating internal operation is<br>being performed and reads address counter contents.                                                            | 40µs                                                                                      |
| Write Data to<br>CG or DD<br>RAM  | 1                     | 0                                                     |                             |                 |                 | Write | e Data          |                 |                 |                                                                           | Writes data into DD RAM or CG RAM.                                                                                                                                      | 40µs                                                                                      |
| Read Data<br>from CG or<br>DD RAM | 1                     | 1                                                     |                             |                 |                 | Read  | Data            |                 |                 |                                                                           | Reads data from DD RAM or CG RAM.                                                                                                                                       | 40µs                                                                                      |
|                                   | I/D=0<br>S=1<br>S/C=1 | : Incres<br>: Decre<br>: Accor<br>: Displi<br>: Curso | ment<br>upanies<br>sy shift |                 |                 |       |                 |                 |                 |                                                                           | DD RAM : Display Data RAM GG RAM : Character Generator RAM AGG : GG RAM address ADD : DD RAM address. Corresponds to cursor address. AC : Address counter used for both | Execution time chan<br>when frequency<br>changes.<br>Example: When fcp<br>fosc is 270kHz: |

2/10/2016

© Copyright Kenneth Short 2006

|                               |   |   |   |   | C | ode |     |     |     |     |                                                                                                                                                        | Execution Time<br>(max) (when f <sub>cp</sub> or |
|-------------------------------|---|---|---|---|---|-----|-----|-----|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| Instruction                   |   |   |   |   |   |     |     |     |     | DB0 | Description                                                                                                                                            | fosc is 270 kHz)                                 |
| Clear<br>display              | 0 | 0 | 0 | 0 | 0 | 0   | 0   | 0   | 0   | 1   | Clears entire display and<br>sets DDRAM address 0 in<br>address counter.                                                                               |                                                  |
| Return<br>home                | 0 | 0 | 0 | 0 | 0 | 0   | 0   | 0   | 1   | _   | Sets DDRAM address 0 in<br>address counter. Also<br>returns display from being<br>shifted to original position.<br>DDRAM contents remain<br>unchanged. | 1.52 ms                                          |
| Entry<br>mode set             | 0 | 0 | 0 | 0 | 0 | 0   | 0   | 1   | I/D | s   | Sets cursor move direction<br>and specifies display shift.<br>These operations are<br>performed during data write<br>and read.                         | 37 μs                                            |
| Display<br>on/off<br>control  | 0 | 0 | 0 | 0 | 0 | 0   | 1   | D   | С   | В   | Sets entire display (D) on/off,<br>cursor on/off (C), and<br>blinking of cursor position<br>character (B).                                             | 37 μs                                            |
| Cursor or<br>display<br>shift | 0 | 0 | 0 | 0 | 0 | 1   | S/C | R/L | -   | -   | Moves cursor and shifts display without changing DDRAM contents.                                                                                       | 37 μs                                            |

|                                |    |     |     |     | C   | ode |     |     |     |     |                                                                                                                      | Execution Time                                                |
|--------------------------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Instruction                    | RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | Description                                                                                                          | (max) (when f <sub>cp</sub> o<br>f <sub>osc</sub> is 270 kHz) |
| Function<br>set                | 0  | 0   | 0   | 0   | 1   | DL  | N   | F   | 7   |     | Sets interface data length (DL), number of display lines (N), and character font (F).                                | 37 μs                                                         |
| Set<br>CGRAM<br>address        | 0  | 0   | 0   | 1   | ACG | ACG | ACG | ACG | ACG | ACG | Sets CGRAM address.<br>CGRAM data is sent and<br>received after this setting.                                        | 37 μs                                                         |
| Set<br>DDRAM<br>address        | 0  | 0   | 1   | ADD | Sets DDRAM address.<br>DDRAM data is sent and<br>received after this setting.                                        | 37 μs                                                         |
| Read busy<br>flag &<br>address | 0  | 1   | BF  | AC  | Reads busy flag (BF)<br>indicating internal operation<br>is being performed and<br>reads address counter<br>contents | 0 μs                                                          |

|                                  | -                             | D. W.                                | Code                                                                                                                                                                                                                                   | December                                                                                                                                                                              | Execution Time (max) (when f <sub>op</sub> or                                                                                              |
|----------------------------------|-------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Write data<br>to CG or<br>DDRAM  | 1                             | 0                                    | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Write data                                                                                                                                                                                             | Writes data into DDRAM or CGRAM.                                                                                                                                                      | f <sub>OSC</sub> is 270 kHz)<br>37 μs<br>t <sub>ADD</sub> = 4 μs*                                                                          |
| Read data<br>from CG or<br>DDRAM | 1                             | 1                                    | Read data                                                                                                                                                                                                                              | Reads data from DDRAM or CGRAM.                                                                                                                                                       | 37 μs<br>t <sub>ADD</sub> = 4 μs*                                                                                                          |
|                                  | S<br>S/C<br>S/C<br>R/L<br>R/L | = 1:<br>= 0:<br>= 1:<br>= 0:<br>= 1: | Increment Decrement Accompanies display shift Display shift Cursor move Shift to the right Shift to the left 8 bits, DL = 0: 4 bits 2 lines, N = 0: 1 line 5 × 10 dots, F = 0: 5 × 8 dots Internally operating Instructions acceptable | DDRAM: Display data RAM CGRAM: Character generator RAM ACG: CGRAM address ADD: DDRAM address (corresponds to cursor address) AC: Address counter used for both DD and CGRAM addresses | Execution time changes when frequency changes Example: When $f_{ep}$ or $f_{osc}$ is 250 kHz, $37~\mu s \times \frac{270}{250} = 40~\mu s$ |

© Copyright Kenneth Short 2006

### A Slow Controller

2/10/2016

- Most LCD controller/drivers are relatively slow
- ☐ A bus read or write requires and enable pulse (E) that is a minimum of 450 ns long
- □ Execution time of the fastest instructions is approximately 40 microseconds. Execution time of the longest instructions is approximately 1.64 milliseconds
- ☐ Driver software can be written so that the same software operate almost any 1, 2, or 4 line display

2/10/2016

© Copyright Kenneth Short 2006

44

### Parallel Bus Interface Pinouts

| Pin Number | Symbol   |
|------------|----------|
| 1          | $V_{ss}$ |
| 2          | $V_{ee}$ |
| 3          | Vee      |
| 4          | RS       |
| 5          | R/W      |
| 6          | E        |
| 7          | DB0      |
| 8          | DB1      |
| 9          | DB2      |
| 10         | DB3      |
| 11         | DB4      |
| 12         | DB5      |
| 13         | DB6      |
| 14         | DB7      |

2/10/2016

© Copyright Kenneth Short 2006

45

### Bus Mode

- □ Display can be operated in 4-bit or 8-bit mode
- ☐ When operating in 4 bit mode, data is transferred in two 4 bit operations using data bits DB4 DB7. DB0 DB3 are not used and should be tied low.
- ☐ When using 4 bit mode, data is transferred twice before the instruction cycle is complete. First the high order nibble is transferred then the low order nibble. The busy flag should only be checked after both nibbles are transferred.
- ☐ When operating in 8 bit mode, data is transferred using the full 8 bit bus DB0 DB7

2/10/2016

© Copyright Kenneth Short 2006





# Data Write Timing Values (Optrex)

| 1                        | tem          | Symbol                            | Specs. | Value | Unit |
|--------------------------|--------------|-----------------------------------|--------|-------|------|
|                          |              |                                   | Min.   | Max.  | 1    |
| Enable cycle time        |              | tcycle                            | 1000   |       | ns   |
| Enable pulse width       | "High" level | PWEH                              | 450    |       | ns   |
| Enable rising, falling t | time         | t <sub>Er</sub> , t <sub>Ef</sub> |        | 25    | ns   |
| Set up time              | RS, R/W-E    | t <sub>AS</sub>                   | 140    |       | ns   |
| Address hold time        |              | t <sub>AH</sub>                   | 10     |       | ns   |
| Data set up time         |              | t <sub>DSW</sub>                  | 195    | į š   | ns   |
| Data hold time           |              | t <sub>H</sub>                    | 10     |       | ns   |

2/10/2016

© Copyright Kenneth Short 2006













